R&D Engineering, Staff Engineer - IP Verification

Category: Engineering
Hire Type: Employee
Job ID 7256
Date posted 02/24/2025
- Experience: 5yrs to 10 years
- Expertise in UVM and System Verilog
Experience in verification IP modelling with knowledge of test case coding, scoreboard design, assertions, checkers & functional coverage. - Involved & played a driving role in the development of reusable Verification environments for at least 2 verification projects using VMM/OVM/UVM methodologies.
- Protocol experience: Should have experience on UCIe/PCIe/CXL/Unipro/USB/MIPI/HDMI/Ethernet/DDR/LPDDR/HBM memory protocol
- Job responsibilities:
- Able to contribute to the development of the VIP
- Responsible & can be relied on for review sign-off of VIP development and updates from a technical perspective including methodology and protocol functional prospective.
- Liaison with Architects/methodology experts to achieve resolutions on issues or driving output from an architecture/methodology perspective
- Locally should be to be "go-to" person on all technical aspects of VIP
At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.
Apply NowRelevant Jobs
-
Staff R&D Engineer
Sunnyvale, California
Engineering
-
NVM Test and Validation Engineering, Sr. Staff Engineer - 9633
Ottawa, Canada
Engineering
-
ASIC Digital Verification Design, Staff Engineer
Mississauga, Canada
Engineering
BROWSE JOBS
Find the open role that’s
Find the open role that’s
right for you
-
Staff R&D Engineer
Sunnyvale, California
-
NVM Test and Validation Engineering, Sr. Staff Engineer - 9633
Ottawa, Canada
-
ASIC Digital Verification Design, Staff Engineer
Mississauga, Canada
-
SW Engineer-EDA-7333
Hillsboro, Oregon
View all job opportunities here
View all job opportunities here