Sr Staff/Staff ASIC Digital Design Engr (Formal Verification Specialist)
Overview
Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.
Job Description
Alternate Job Titles:
- Formal Verification Engineer - ASIC Digital Design Engineer - RTL Verification Specialist
We Are:
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.
You Are:
You are a highly skilled and experienced Formal Verification Specialist with a strong background in RTL design and a passion for ensuring the correctness and reliability of digital designs. You have a minimum of 8 years of industry experience, with at least the last 4 years focused on formal techniques for verification. You possess deep knowledge of architectures of designs and digital logic, synthesis flow, static timing flows, and formal checking. Your hands-on experience with HDLs such as Verilog or System Verilog and understanding of temporal logic assertions make you an ideal candidate for this role. You have worked on complex verification projects and have experience with formal verification tools like Jasper or VC-Formal. Your skills in Python, Perl, or Shell scripting are a plus.
You are a team player with excellent communication skills, capable of mentoring junior engineers and collaborating with geographically diverse cross-functional teams. Your problem-solving abilities and attention to detail enable you to debug RTL designs effectively and identify causes of failure scenarios. You hold a Bachelor's or Master's degree in Computer Science or Electrical Engineering from a reputed engineering college.
What You’ll Be Doing:
- Specifying, implementing, and maintaining an integrated end-to-end formal verification flow for the formal verification objective.
- Guiding and training team members on effective usage of FV tools.
- Reviewing formal setups and proofs with design and verification teams.
- Maintaining and extending assertion libraries, including support for both simulation and formal verification.
- Identifying key behaviors for verification of DUT and creating a formal verification plan.
- Developing verification environments, including environment assumptions, assertions, and cover properties in the context of the verification plan.
- Applying various formal verification techniques to prove the correctness of digital designs.
- Debugging RTL to identify causes of failure scenarios.
The Impact You Will Have:
- Enhance the reliability and quality of our digital designs through rigorous formal verification.
- Contribute to the development of high-performance silicon chips and software content.
- Improve the overall design and verification process by maintaining and extending assertion libraries.
- Facilitate knowledge sharing and skill development within the team by providing guidance and training on FV tools.
- Ensure the correctness of designs by identifying key behaviors and creating comprehensive verification plans.
- Support the success of geographically diverse cross-functional teams through effective collaboration and communication.
What You’ll Need:
- Strong knowledge of architectures of designs and digital logic.
- Experience with synthesis flow and static timing flows, formal checking, etc.
- Hands-on experience with HDLs such as Verilog / System Verilog.
- Understanding of temporal logic assertions.
- Experience with at least one formal verification tool (e.g., Jasper, VC-Formal).
- Experience with complex verification projects that used formal techniques for closure.
- Skills in Python, Perl, or Shell scripting (a plus).
Who You Are:
- A seasoned professional with a comprehensive understanding of formal verification techniques.
- A collaborative team player with excellent communication skills.
- A problem solver with strong debugging skills.
- A mentor capable of guiding junior engineers and interns.
- An individual with a proactive and detail-oriented approach to work.
The Team You’ll Be A Part Of:
You will be part of the Solutions Group at our Bangalore Design Center, India. This team focuses on delivering high-quality digital designs and verification solutions. The position offers learning and growth opportunities, allowing you to work with a diverse group of talented engineers.
Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
Benefits
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We're proud to provide the comprehensive benefits and rewards that our team truly deserves.
-
Health & Wellness
Comprehensive medical and healthcare plans that work for you and your family.
-
Time Away
In addition to company holidays, we have ETO and FTO Programs.
-
Family Support
Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.
-
Retirement Plans
Save for your future with our retirement plans that vary by region and country.
-
Compensation
Competitive salaries.
** Benefits vary by country and region - check with your recruiter to confirm
Hiring Journey at Synopsys
Find the open role that’s
right for you
- Analog Design Engineer Wuhan, China
- Accounting Associate Bengaluru, India
- Physical Design, Engineer / Sr. Engineer Da Nang, Vietnam
- Senior Staff R&D Engineer (GPU) Bengaluru, India
View all job opportunities here
View all job opportunities here
An award-winning culture powered by
our world class team
Explore the Possibilities
with Synopsys
Follow #lifeatSynopsys