RTL Design Engineer
Overview
Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.
Job Description
We Are: |
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. |
You Are: |
You are a seasoned Logic Design Engineer with a passion for cutting-edge technology and a keen eye for detail. You thrive in a dynamic environment and are driven by the challenge of developing high-performance digital designs. With extensive experience in Serdes, or DDR/HBM, or Die to Die PHY logic, you excel at collaborating with cross-functional teams to deliver innovative solutions. Your expertise in PHY IP and SOC RTL design and verification, along with your ability to work independently with minimal oversight, makes you a valuable asset to any project. You possess a strong understanding of the full IP/SOC Design Cycle and have a proven track record of success in designing, developing, and evaluating physical IP such as SERDES, DDR and Die to Die Interconnect. Your excellent communication skills allow you to effectively convey complex technical concepts to both technical and non-technical audiences, and you are always eager to learn and adapt to new technologies and methodologies. |
What You’ll Be Doing: |
Designing and developing high-performance digital logic for the Synopsys' fast growing high-speed Die to Die interconnect IP portfolio |
Collaborating with cross-functional teams to define and implement best in class Die to Die IP design at PHY and controller levels. |
Design and optimize Die to Die IP for best in class performance, power, and area. |
Participating in the full Hard IP Design Cycle, including front-end and back-end design processes, post silicon support and customer support |
Conducting design reviews and providing technical guidance to junior engineers in highly matrixed global IP organization |
Staying up-to-date with industry trends and emerging technologies to continuously improve design methodologies. |
The Impact You Will Have: |
Driving the development of world class high-performance D2D IPs to enable customer chiplet bases system design win across industries |
Contributing to the development of cutting-edge Die to Die technology that shapes the future of the semiconductor industry. |
Ensuring the successful delivery of high-quality, high-performance Die to Die IP for SOC/SIP. |
Enhancing the usability and adoption of Synopsys IP products through technical and engineering insights. |
Mentoring and guiding junior engineers to foster a culture of continuous learning and improvement in global matrixed organization |
Strengthening Synopsys' position as a leader in IP design, verification, and system integration. |
What You’ll Need: |
Extensive experience in Serdes, or DDR/HBM, or UCIe PHY architecture and logic impementation |
Expertise in design of Hard IP such as SERDES or DDR/HBM or Die to Die IO interconnect |
Proficiency in SystemVerilog design and verification at SOC, IP and behavorial modeling at analog building block level |
Proficiency in end to end RTL to gate level design flow and methodology such as FEV, UPF, CDC, timing and ECO etc |
Strong understanding of the full IP/SOC Design Cycle. |
Excellent problem-solving skills and attention to detail. |
Experience in leading and driving technical solutions across organization |
The position requires good written & verbal communication skills as well a strong commitment and ability to work in cross functional and globally dispersed teams |
Who You Are: |
A proactive and independent worker with minimal supervision. |
An effective communicator who can convey complex technical concepts. |
A collaborative team player who thrives in a cross-functional environment. |
A lifelong learner who stays up-to-date with industry trends and emerging technologies. |
A mentor and leader who guides and supports junior engineers. |
The Team You’ll Be A Part Of: |
You will join a highly skilled and collaborative team focused on developing high-performance digital designs for PHY, DDRIO, and UCIe PHY logic DE. Our team is dedicated to driving innovation and delivering cutting-edge solutions that shape the future of the semiconductor industry. We value teamwork, continuous learning, and a commitment to excellence, and we are excited to welcome a new member who shares our passion for technology and innovation. |
Rewards and Benefits: |
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process. |
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
In addition to the base salary, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request. The base salary range for this role is across the U.S.
Benefits
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We're proud to provide the comprehensive benefits and rewards that our team truly deserves.
-
Health & Wellness
Comprehensive medical and healthcare plans that work for you and your family.
-
Time Away
In addition to company holidays, we have ETO and FTO Programs.
-
Family Support
Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.
-
Retirement Plans
Save for your future with our retirement plans that vary by region and country.
-
Compensation
Competitive salaries.
** Benefits vary by country and region - check with your recruiter to confirm
Hiring Journey at Synopsys
Find the open role that’s
right for you
- R&D Engineering, Staff Engineer Shanghai, China
- Sr. Director, US Government Affairs Washington, DC
- ASIC Digital Verification Engineer Porto Salvo, Portugal
- Sales Director - Hardware Assisted Verification Austin, Texas
View all job opportunities here
View all job opportunities here
An award-winning culture powered by
our world class team
Explore the Possibilities
with Synopsys
Follow #lifeatSynopsys