ASIC Digital Design Verification Intern
Overview
Our internship programs offer real-world projects, hands-on experience, and opportunities to collaborate with passionate teams globally. Explore your interests, share your ideas, and bring them to life while shaping your career path within our inclusive culture that fosters innovation and collaboration. Engineer your future with us!.
Job Description
Master's Intern: ASIC Digital Design Verification
We Are:Drive technology innovations that shape the way we live and connect. Our technology drives the Era of Pervasive Intelligence, where smart tech and AI are seamlessly woven into daily life. From self-driving cars and health-monitoring smartwatches to renewable energy systems that efficiently distribute clean power, Synopsys creates high-performance silicon chips that help build a healthier, safer, and more sustainable world.
Internship Experience:
At Synopsys, interns dive into real-world projects, gaining hands-on experience while collaborating with our passionate teams worldwide—and having fun in the process! You'll have the freedom to share your ideas, unleash your creativity, and explore your interests. This is your opportunity to bring your solutions to life and work with cutting-edge technology that shapes not only the future of innovation but also your own career path. Join us and start shaping your future today!
Our mission is to fuel today’s innovations and spark tomorrow’s creativity. Together, we embrace a growth mindset, empower one another, and collaborate to achieve our shared goals. Every day, we live by our values of Integrity, Excellence, Leadership, and Passion, fostering an inclusive culture where everyone can thrive—both at work and beyond.
Key Program Facts:
- Program Length: 8 to 16 months
- Location: Mississauga, Canada
- Working Model: Onsite
- Full-Time/Part-Time: Full-Time
- Start Date: May 2025
What You’ll Be Doing:
- RTL coding and analog block modeling in Verilog/System-Verilog.
- Assisting with verification of designed blocks.
- Analyzing Clock/Reset domain crossing issues.
- Debugging RTL and gate-level simulation failures.
- Writing Perl/Python scripts to enhance workflow.
- Collaborating with team members to solve complex design challenges.
What You’ll Need:
- Proficiency in C, Verilog, SystemVerilog, Python, and Perl
- Excellent knowledge of digital design theory
- Strong analytical and debugging skills
- Experience with RTL coding and analog block modeling
- Familiarity with clock/reset domain crossing issues
Equal Opportunity Statement:
Synopsys is committed to creating an inclusive workplace and is an equal opportunity employer. We welcome all qualified applicants to apply, regardless of age, color, family or medical leave, gender identity or expression, marital status, disability, race and ethnicity, religion, sexual orientation, or any other characteristic protected by local laws. If you need assistance or a reasonable accommodation during the application process, please reach out to us.
Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com.
Hiring Journey at Synopsys
Find the open role that’s
right for you
-
R&D Software Engineer - C++, Python, TCAD Simulation
Hyderabad, India
-
Layout Engineer, Staff
Bengaluru, India
-
Senior DFT Solutions Engineer-10275
Sunnyvale, California
-
R&D Engineer
Sunnyvale, California
View all job opportunities here
View all job opportunities here
We're proud to receive several
recognitions
Explore the Possibilities
with Synopsys
Follow #lifeatSynopsys