Principal Design Verification Engineer
Overview
Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.
Job Description
Principal Design Verification Engineer
We Are:
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.
You Are:
A highly skilled and experienced ASIC Design Verification Engineer who thrives in a dynamic and innovative environment. With a strong background in ASIC verification at both the SOC and block levels, you possess exceptional skills in Verilog, System Verilog, and scripting languages like Perl/Python. Your proficiency in UVM verification environments and industry tools allows you to optimize verification processes efficiently. You have a knack for debugging and can independently root cause issues, providing technical leadership from initial specification to tape out. Your excellent communication and problem-solving skills enable you to work seamlessly with architects and RTL designers. Experience in DDR PHY and memory subsystems is a plus.
What You’ll Be Doing:
- Developing test benches and verifying integrated IP Subsystems for global customers.
- Triage issues by working independently with architects and RTL designers.
- Providing technical leadership on verification from initial specification to tape out.
- Optimizing verification processes for efficiency and effectiveness.
- Debugging and root causing issues to ensure high-quality deliverables.
- Collaborating with cross-functional teams to meet project goals and deadlines.
The Impact You Will Have:
- Ensure the robustness and reliability of our high-performance silicon chips.
- Contribute to the development of next-generation processes and models for chip manufacturing.
- Help customers optimize chips for power, cost, and performance.
- Reduce project schedules significantly through efficient verification processes.
- Drive technological innovation in the Era of Smart Everything, including AI and IoT.
- Support the creation of groundbreaking technologies like self-driving cars and 5G.
What You’ll Need:
- BSEE in EE with 12+ years of relevant experience or MSEE with 10+ years of relevant experience.
- Experience in ASIC Verification at the SOC level and block level.
- Exceptional Verilog, System Verilog, Perl/Python scripting, Makefile skills.
- Proficiency in UVM verification environment.
- Experience with industry tools and ability to optimize processes for verification.
- Solid debugging skills and ability to root cause issues.
- Verification experience in DDR PHY, memory subsystem is a plus.
Who You Are:
- Excellent communicator with strong problem-solving skills.
- Independent worker who can take initiative and lead projects.
- Detail-oriented and highly organized.
- Collaborative team player with a passion for innovation.
- Adaptable and able to thrive in a fast-paced environment.
The Team You’ll Be A Part Of:
You will join our dedicated DDR PHY IP team, a group of experts focused on delivering high-quality integrated IP subsystems. Our team works collaboratively across various functions to ensure the successful design and verification of advanced silicon chips. We are committed to driving innovation and excellence in all our projects.
Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.
Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com.
Benefits
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We're proud to provide the comprehensive benefits and rewards that our team truly deserves.
-
Health & Wellness
Comprehensive medical and healthcare plans that work for you and your family.
-
Time Away
In addition to company holidays, we have ETO and FTO Programs.
-
Family Support
Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.
-
Retirement Plans
Save for your future with our retirement plans that vary by region and country.
-
Compensation
Competitive salaries.
** Benefits vary by country and region - check with your recruiter to confirm
Hiring Journey at Synopsys
Find the open role that’s
right for you
- R&D Engineer, Architect-7707 Sunnyvale, California
- Director Project & Program Management-7328 Sunnyvale, California
- ASIC Digital Design, Sr Staff Engineer Nepean, Canada
- Project Engineering Manager, Sr Staff Kanata, Canada
View all job opportunities here
View all job opportunities here
An award-winning culture powered by
our world class team
Explore the Possibilities
with Synopsys
Follow #lifeatSynopsys