DDR/HBM Digital Design and Verification Manager
Overview
Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.
Job Description
We Are:
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.
You Are:
You are a seasoned professional with a robust background in the design and verification of IP cores and/or SOC. You have a strong command of Verilog/System Verilog and are experienced in developing and managing testbenches in UVM environments. You are a natural leader with a proven track record of guiding and motivating teams to achieve their goals. Your expertise in memory protocols like HBM/DDR/LPDDR and familiarity with IP design and verification tools positions you as an invaluable asset to any team. Your problem-solving skills, coupled with your ability to communicate effectively, enable you to navigate complex technical challenges and deliver high-quality solutions. You thrive in dynamic, multi-site environments and are driven by a passion for continuous learning and growth.
What You’ll Be Doing:
- Specify, design/architect, and implement IP Design and/or Verification environments for synthesizable DesignWare cores.
- Lead a team of 5 to 10 design and verification engineers, guiding them towards the closure of day-to-day design and/or verification activities.
- Work closely with RTL designers, Architects, and Verification Engineers as part of a global team.
- Understand design specifications and develop RTL code, test plans, and testbenches at both unit and system levels.
- Ensure product release milestones are met through effective regression debug triaging and verification activities.
- Contribute to the development and implementation of NextGen DesignWare HBM IPs, fostering a culture of continuous improvement and innovation.
The Impact You Will Have:
- Drive the successful design and verification of high-performance memory controller IPs, contributing to the advancement of cutting-edge technology.
- Ensure the timely and high-quality release of IP products that meet stringent industry standards.
- Enhance the efficiency and effectiveness of design and verification processes through leadership and technical expertise.
- Foster a collaborative and innovative team environment, enabling the professional growth and development of team members.
- Support the strategic goals of Synopsys by contributing to the development of industry-leading IP solutions.
- Strengthen Synopsys' reputation as a leader in the semiconductor industry through the delivery of high-quality, reliable products.
What You’ll Need:
- BS/MS in EE/EC/VLSI with 10-15 years of relevant experience in the verification of IP cores and/or SOC.
- Experience in leading a team of engineers and guiding them towards achieving project milestones.
- Hands-on experience in RTL design and/or verification of complex designs at the IP or SoC level.
- Strong knowledge of Verilog/System Verilog and experience in developing testbenches in UVM environments.
- Experience with memory protocols like HBM/DDR/LPDDR and familiarity with IP design and verification tools.
- Proficiency in Perl/Python-based automation and excellent communication and problem-solving skills.
Who You Are:
- A strong team leader and motivator with a go-getter attitude.
- A technical contributor with expertise in System Verilog/Verilog RTL coding and testbench development.
- Capable of creating deliverables that meet high standards without requiring close supervision.
- Skilled in understanding design and verification milestones and aligning team tasks accordingly.
- Experienced in improving coverage metrics and defining additional test cases.
- Familiar with HDLs such as Verilog and scripting languages like shell/Perl/Python.
- A good team player with strong interpersonal and communication skills.
- Highly motivated and self-propelled, thriving in a project and team-oriented environment.
The Team You’ll Be A Part Of:
You will be part of the DesignWare IP R&D Memory Controller Product team at Synopsys. This team is dedicated to the development and verification of high-performance memory controller IPs, working across multiple sites globally. You will collaborate with experienced professionals in a dynamic and supportive environment, focused on delivering innovative solutions and achieving excellence in design and verification.
Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.
At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.
Benefits
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We're proud to provide the comprehensive benefits and rewards that our team truly deserves.
-
Health & Wellness
Comprehensive medical and healthcare plans that work for you and your family.
-
Time Away
In addition to company holidays, we have ETO and FTO Programs.
-
Family Support
Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.
-
Retirement Plans
Save for your future with our retirement plans that vary by region and country.
-
Compensation
Competitive salaries.
** Benefits vary by country and region - check with your recruiter to confirm
Hiring Journey at Synopsys
Find the open role that’s
right for you
-
R&D Engineering, Sr Staff Engineer - 10360
Boxborough, Massachusetts
-
TCAD Field Application Engineer
Aschheim, Germany
-
Staff Software Engineer (R&D Engineering/TPT)
Berlin, Germany
-
Principal SOC Design Engineer
Austin, Texas
View all job opportunities here
View all job opportunities here
We're proud to receive several
recognitions
Explore the Possibilities
with Synopsys
Follow #lifeatSynopsys