Senior Analog Layout Design Engineer - 6577
Overview
Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.
Job Description
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you. Our Silicon IP business is all about integrating more capabilities into an SoC—faster.
We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
Analog & Mixed-Signal Senior Layout Design Engineer
In this role, you will collaborate in the development of advanced analog integrated circuit designs using best-in-class Synopsys suite of tools. You will be working with local and global teams in developing layout for complex mixed-signal designs in the latest technology nodes. As a member of our Solutions IP Design Group, you would be working as part of a highly experienced mixed-signal layout design team, targeting the next generation NRZ and PAM-based SerDes products. Working experience on multi-Gbps NRZ & PAM4 SERDES layout is a strong plus.
Main responsibilities:
- Design and development of transistor-level analog and mixed signal layout.
- Device/block level floorplan, placement, routing, and physical verification.
- Troubleshoot physical verification issues to get clean and desired results.
- Creating and reviewing layout documents to ensure they meet quality standards and are delivered on time.
Key Qualifications:
- MSEE or BSEE with a minimum of 2 years of related experience.
- In depth familiarity with layout of analog and mixed signal CMOS circuits.
- Experience in development of SERDES subcircuit layout (ie. RX, TX, PLL, etc.).
- Experience in the following layout design techniques: · Optimization for signal integrity (ie. clock/data routes, differential routing, shielding).
- Implementation of ESD design constraints, latch-up risk mitigation.
- Familiarity with custom digital layout (logic cell layout and associated logic path routing).
- Layout design for reliability (ie. EM, IR, etc.).
- Design to optimize parasitic layout effects (ie. matching, reliability, proximity effects, etc.).
- Familiarity in design for porting techniques.
- Full custom analog layout design tool: Custom Compiler (or equivalent).
- Verification tools: ICV, Calibre, Star-RCXT, PERC.
- Experience in working with Jira/Atlassian (or other such) tools.
- Strong working knowledge of MS Office Suite of applications.
- Experience with TCL, SKILL, PERL, Python or other language scripting is a plus.
The base salary range across Canada for this role is between $84,000 to $124,000. In addition, this role may be eligible for an annual bonus, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability. Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com
Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com.
Benefits
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We're proud to provide the comprehensive benefits and rewards that our team truly deserves.
-
Health & Wellness
Comprehensive medical and healthcare plans that work for you and your family.
-
Time Away
In addition to company holidays, we have ETO and FTO Programs.
-
Family Support
Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.
-
Retirement Plans
Save for your future with our retirement plans that vary by region and country.
-
Compensation
Competitive salaries.
** Benefits vary by country and region - check with your recruiter to confirm
Hiring Journey at Synopsys
Find the open role that’s
right for you
- R&D Engineering, Staff Engineer (IC Compiler II and Fusion Compiler) Hsinchu, Taiwan
- Solutions Engineering, Architect-7689 Sunnyvale, California
- Test & Validation Engineer-7674 Sunnyvale, California
- Staff Test & Validation Engineer-7672 Sunnyvale, California
View all job opportunities here
View all job opportunities here
An award-winning culture powered by
our world class team
Explore the Possibilities
with Synopsys
Follow #lifeatSynopsys