Skip to main content
Search Jobs

Layout Design Methodology, Staff Engineer in Da Nang

Da Nang, Da Nang, Vietnam
Engineering
Employee
Apply

Overview

Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.

Job Description

Category Engineering Hire Type Employee Job ID 13914 Date Posted 01/01/2026

Layout Design Methodology Engineer (Staff Engineer)

Location: Da Nang – (Onsite/Hybrid)

Role Overview

We are looking for a highly skilled Layout Design Methodology Engineer with a strong foundation in IC layout fundamentals and deep understanding of foundry design rules. In this role, you will drive the development and deployment of robust layout methodologies that ensure high‑quality, manufacturable designs. Your work will require solid knowledge of device behavior, circuit‑layout interaction, and the impact of layout on performance, power, and long‑term reliability.

A key part of this position is the ability to develop and apply layout automation tools—ranging from scripting-based verification automation to layout productivity tools, template generators, constraint-driven automation, and intelligent QA flows. You will work closely with global teams and foundries to resolve design-rule issues, perform sign-off checks, prepare tapeout packages, and contribute to methodology and automation improvements.

Strong English communication skills are essential for collaborating with international partners, foundries, and EDA vendors.

Key Responsibilities

Analog Mixed Signal Layout Design & Sign-off

  • Demonstrate in-depth knowledge of IC layout principles including matching, symmetry, common-centroid, shielding, noise mitigation, EM/IR, ESD/latch‑up awareness.
  • Apply a comprehensive understanding of foundry DRC/LVS/ERC/ANT/DFM rules to ensure full compliance while optimizing manufacturability, performance, and yield.
  • Perform and analyze sign-off checks: DRC/LVS/ERC/ANT/ESD/DFM; debug with schematic, design, and PD teams.
  • Prepare release/tapeout packages: GDS/OASIS, LEF/DEF, abstracts, waiver documentation, ECO tracking, sign‑off reports.

Layout Automation & Productivity Tools (Enhanced & Expanded Section)

Automation Development

  • Develop and maintain automation scripts/toolsusing Python/Tcl/Perl/SKILL/Shell for: 
    • Auto‑naming conventions, versioning, and ECO tracking
    • QA checks, checklist enforcement, quality metrics generation
  • Build and enhance layout productivity tools, such as: 
    • Constraint‑driven placement/routing helpers
    • Schematic‑layout consistency tools
  • Contribute to internal layout automation framework, methodology improvement, and tool integration.
  • Work with EDA vendors to evaluate, benchmark, and adopt new automation capabilities.

Cross‑functional Collaboration

  • Collaborate with design, AMS verification, CAD, and PD teams to resolve rule violations and methodology issues.
  • Mentor junior engineers in layout techniques, scripting, and automation best practices.
  • Present technical reviews, progress updates, and sign-off reports to global teams.

Requirements

Must‑have

  • Experience: 3–8+ years in IC Layout/Physical Design with successful tapeouts.
  • EDA Tools: Cadence Virtuoso (L/XL/GXL), Innovus / Synopsys CC / ICC2; Mentor/Siemens Calibre (DRC/LVS/DFM).
  • Foundries: Hands-on experience with TSMC/Samsung/UMC/GlobalFoundries PDKs.
  • Layout Automation:
    • Strong experience with Python/Tcl/Perl/SKILL and shell scripting
    • Proven ability to automate verification flows, QA steps, reporting, naming, constraint checks, and layout productivity tasks.
  • QA Flow: Solid understanding of sign-off flow, waiver handling, and quality tracking.
  • English: Excellent written and spoken English for technical communication.
  • Strong understanding of matching, shielding, symmetry, EM/IR, ESD/latch‑up, noise, and analog/digital layout fundamentals.
  • Ability to work independently and collaborate effectively across teams.

Nice-to-have

  • Experience in hierarchical/top-level integration, LEF/DEF, abstract generation.
  • Knowledge of PPA optimization, congestion mitigation, power grid design, and clock routing.
  • AMS co-simulation, PEX-aware sign-off, noise/linearity checks for mixed-signal designs.
  • Experience building automation frameworks.
  • Multiple tapeouts; contributions to methodology or internal tools.
  • Familiarity with Jira/Confluence, Git, CI/CD workflows for automation and traceability.

At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.

Apply

Benefits

At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We're proud to provide the comprehensive benefits and rewards that our team truly deserves.

Visit Benefits Page

Map Pointer

Get an idea of what your daily routine around the office can be like

View Map

Hiring Journey at Synopsys

Apply

When you apply to join us, your resume, skills, and experience are first reviewed for consideration.

Phone Screen

Once your resume has been selected, a recruiter and/or hiring manager will reach out to learn more about you, share more about the role, and answer any questions you might have.

Interview

Next up is interviewing (in person or virtual). You’ll be invited to meet with members of the hiring team to discuss your skills and experience, and what you’re looking for in your next role.

Offer

Congratulations! When you have been selected for the role, your recruiter will reach out to make you a verbal offer (a written offer will follow your conversation), and we hope you accept!

Onboarding

There will be some steps you need to take before you start to ensure a smooth first day, including new hire documentation.

Welcome!

Once you’ve joined, your manager, team, and a peer buddy will help you get acclimated. Over the next few weeks, you’ll be invited to join activities and training to help you ramp up for a successful future at Synopsys!

BROWSE JOBS

Find the open role that’s
right for you

View all job opportunities here

View all job opportunities here

Explore the Possibilities
with Synopsys

Follow #lifeatSynopsys